mirror of
https://github.com/ARM-software/arm-trusted-firmware.git
synced 2025-04-16 01:24:27 +00:00
Merge "feat(tcr2): support FEAT_TCR2" into integration
This commit is contained in:
commit
c41b8e90f7
10 changed files with 69 additions and 0 deletions
2
Makefile
2
Makefile
|
@ -1178,6 +1178,7 @@ $(eval $(call assert_numerics,\
|
|||
ENABLE_FEAT_RNG_TRAP \
|
||||
ENABLE_FEAT_SB \
|
||||
ENABLE_FEAT_SEL2 \
|
||||
ENABLE_FEAT_TCR2 \
|
||||
ENABLE_FEAT_VHE \
|
||||
ENABLE_MPAM_FOR_LOWER_ELS \
|
||||
ENABLE_RME \
|
||||
|
@ -1310,6 +1311,7 @@ $(eval $(call add_defines,\
|
|||
ENABLE_FEAT_VHE \
|
||||
ENABLE_FEAT_CSV2_2 \
|
||||
ENABLE_FEAT_PAN \
|
||||
ENABLE_FEAT_TCR2 \
|
||||
FEATURE_DETECTION \
|
||||
TWED_DELAY \
|
||||
ENABLE_FEAT_TWED \
|
||||
|
|
|
@ -314,6 +314,10 @@ void detect_arch_features(void)
|
|||
/* v8.7 features */
|
||||
check_feature(ENABLE_FEAT_HCX, read_feat_hcx_id_field(), "HCX", 1, 1);
|
||||
|
||||
/* v8.9 features */
|
||||
check_feature(ENABLE_FEAT_TCR2, read_feat_tcrx_id_field(),
|
||||
"TCR2", 1, 1);
|
||||
|
||||
/* v9.0 features */
|
||||
check_feature(ENABLE_BRBE_FOR_NS, read_feat_brbe_id_field(),
|
||||
"BRBE", 1, 2);
|
||||
|
|
|
@ -354,6 +354,13 @@ Common build options
|
|||
values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism.
|
||||
Default value is ``0``.
|
||||
|
||||
- ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to
|
||||
allow access to TCR2_EL2 (extended translation control) from EL2 as
|
||||
well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a
|
||||
mandatory architectural feature and is enabled from v8.9 and upwards. This
|
||||
flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION``
|
||||
mechanism. Default value is ``0``.
|
||||
|
||||
- ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO)
|
||||
support in GCC for TF-A. This option is currently only supported for
|
||||
AArch64. Default is 0.
|
||||
|
|
|
@ -349,6 +349,12 @@
|
|||
#define ID_AA64MMFR2_EL1_NV_SUPPORTED ULL(0x1)
|
||||
#define ID_AA64MMFR2_EL1_NV2_SUPPORTED ULL(0x2)
|
||||
|
||||
/* ID_AA64MMFR3_EL1 definitions */
|
||||
#define ID_AA64MMFR3_EL1 S3_0_C0_C7_3
|
||||
|
||||
#define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0)
|
||||
#define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf)
|
||||
|
||||
/* ID_AA64PFR1_EL1 definitions */
|
||||
#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
|
||||
#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
|
||||
|
@ -501,6 +507,7 @@
|
|||
#define SCR_GPF_BIT (UL(1) << 48)
|
||||
#define SCR_TWEDEL_SHIFT U(30)
|
||||
#define SCR_TWEDEL_MASK ULL(0xf)
|
||||
#define SCR_TCR2EN_BIT (UL(1) << 43)
|
||||
#define SCR_TRNDR_BIT (UL(1) << 40)
|
||||
#define SCR_HXEn_BIT (UL(1) << 38)
|
||||
#define SCR_ENTP2_SHIFT U(41)
|
||||
|
@ -1301,6 +1308,11 @@
|
|||
#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
|
||||
#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
|
||||
|
||||
/*******************************************************************************
|
||||
* FEAT_TCR2 - Extended Translation Control Register
|
||||
******************************************************************************/
|
||||
#define TCR2_EL2 S3_4_C2_C0_3
|
||||
|
||||
/*******************************************************************************
|
||||
* Definitions for DynamicIQ Shared Unit registers
|
||||
******************************************************************************/
|
||||
|
|
|
@ -131,6 +131,24 @@ static inline bool is_armv8_5_rng_present(void)
|
|||
ID_AA64ISAR0_RNDR_MASK);
|
||||
}
|
||||
|
||||
static unsigned int read_feat_tcrx_id_field(void)
|
||||
{
|
||||
return ISOLATE_FIELD(read_id_aa64mmfr3_el1(), ID_AA64MMFR3_EL1_TCRX);
|
||||
}
|
||||
|
||||
static inline bool is_feat_tcr2_supported(void)
|
||||
{
|
||||
if (ENABLE_FEAT_TCR2 == FEAT_STATE_DISABLED) {
|
||||
return false;
|
||||
}
|
||||
|
||||
if (ENABLE_FEAT_TCR2 == FEAT_STATE_ALWAYS) {
|
||||
return true;
|
||||
}
|
||||
|
||||
return read_feat_tcrx_id_field() != 0U;
|
||||
}
|
||||
|
||||
/*******************************************************************************
|
||||
* Functions to identify the presence of the Activity Monitors Extension
|
||||
******************************************************************************/
|
||||
|
|
|
@ -579,6 +579,12 @@ DEFINE_RENAME_SYSREG_RW_FUNCS(hfgwtr_el2, HFGWTR_EL2)
|
|||
/* FEAT_HCX Register */
|
||||
DEFINE_RENAME_SYSREG_RW_FUNCS(hcrx_el2, HCRX_EL2)
|
||||
|
||||
/* Armv8.9 system registers */
|
||||
DEFINE_RENAME_IDREG_READ_FUNC(id_aa64mmfr3_el1, ID_AA64MMFR3_EL1)
|
||||
|
||||
/* FEAT_TCR2 Register */
|
||||
DEFINE_RENAME_SYSREG_RW_FUNCS(tcr2_el2, TCR2_EL2)
|
||||
|
||||
/* DynamIQ Shared Unit power management */
|
||||
DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpwrdn_el1, CLUSTERPWRDN_EL1)
|
||||
|
||||
|
|
|
@ -229,6 +229,9 @@
|
|||
// Register for FEAT_HCX
|
||||
#define CTX_HCRX_EL2 U(0x1d0)
|
||||
|
||||
// Starting with Armv8.9
|
||||
#define CTX_TCR2_EL2 U(0x1d8)
|
||||
|
||||
/* Align to the next 16 byte boundary */
|
||||
#define CTX_EL2_SYSREGS_END U(0x1e0)
|
||||
|
||||
|
|
|
@ -347,6 +347,13 @@ static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *e
|
|||
scr_el3 |= SCR_FIEN_BIT;
|
||||
#endif
|
||||
|
||||
/*
|
||||
* SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
|
||||
*/
|
||||
if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
|
||||
scr_el3 |= SCR_TCR2EN_BIT;
|
||||
}
|
||||
|
||||
/*
|
||||
* CPTR_EL3 was initialized out of reset, copy that value to the
|
||||
* context register.
|
||||
|
@ -884,6 +891,9 @@ void cm_el2_sysregs_context_save(uint32_t security_state)
|
|||
if (is_feat_hcx_supported()) {
|
||||
write_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2, read_hcrx_el2());
|
||||
}
|
||||
if (is_feat_tcr2_supported()) {
|
||||
write_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2, read_tcr2_el2());
|
||||
}
|
||||
}
|
||||
}
|
||||
|
||||
|
@ -944,6 +954,9 @@ void cm_el2_sysregs_context_restore(uint32_t security_state)
|
|||
if (is_feat_hcx_supported()) {
|
||||
write_hcrx_el2(read_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2));
|
||||
}
|
||||
if (is_feat_tcr2_supported()) {
|
||||
write_tcr2_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2));
|
||||
}
|
||||
}
|
||||
}
|
||||
#endif /* CTX_INCLUDE_EL2_REGS */
|
||||
|
|
|
@ -176,6 +176,9 @@ ENABLE_FEAT_VHE := 0
|
|||
# Flag to enable delayed trapping of WFE instruction (FEAT_TWED)
|
||||
ENABLE_FEAT_TWED := 0
|
||||
|
||||
# Flag to enable access to TCR2 (FEAT_TCR2)
|
||||
ENABLE_FEAT_TCR2 := 0
|
||||
|
||||
# By default BL31 encryption disabled
|
||||
ENCRYPT_BL31 := 0
|
||||
|
||||
|
|
|
@ -467,6 +467,7 @@ ENABLE_TRF_FOR_NS := 2
|
|||
# Linux relies on EL3 enablement if those features are present
|
||||
ENABLE_FEAT_FGT := 2
|
||||
ENABLE_FEAT_HCX := 2
|
||||
ENABLE_FEAT_TCR2 := 2
|
||||
|
||||
ifeq (${SPMC_AT_EL3}, 1)
|
||||
PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c
|
||||
|
|
Loading…
Add table
Reference in a new issue