mirror of
https://github.com/ARM-software/arm-trusted-firmware.git
synced 2025-04-24 13:55:56 +00:00
feat(ls1088ardb): add ls1088ardb board support
The LS1088A reference design board provides a comprehensive platform that enables design and evaluation of the product (LS1088A processor). Signed-off-by: Ruchika Gupta <ruchika.gupta@nxp.com> Signed-off-by: York Sun <york.sun@nxp.com> Signed-off-by: Pankaj Gupta <pankaj.gupta@nxp.com> Signed-off-by: Jiafei Pan <Jiafei.Pan@nxp.com> Change-Id: If4ca24fcee7a4c2c514303853955f1b00298c0e5
This commit is contained in:
parent
9df5ba05b4
commit
2771dd0293
6 changed files with 252 additions and 0 deletions
86
plat/nxp/soc-ls1088a/ls1088ardb/ddr_init.c
Normal file
86
plat/nxp/soc-ls1088a/ls1088ardb/ddr_init.c
Normal file
|
@ -0,0 +1,86 @@
|
||||||
|
/*
|
||||||
|
* Copyright 2022 NXP
|
||||||
|
*
|
||||||
|
* SPDX-License-Identifier: BSD-3-Clause
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <errno.h>
|
||||||
|
|
||||||
|
#include <common/debug.h>
|
||||||
|
#include <ddr.h>
|
||||||
|
#include <utils.h>
|
||||||
|
|
||||||
|
#include <errata.h>
|
||||||
|
#include <platform_def.h>
|
||||||
|
|
||||||
|
#ifdef CONFIG_STATIC_DDR
|
||||||
|
#error No static value defined
|
||||||
|
#endif
|
||||||
|
|
||||||
|
static const struct rc_timing rce[] = {
|
||||||
|
{U(1600), U(8), U(8)},
|
||||||
|
{U(1867), U(8), U(8)},
|
||||||
|
{U(2134), U(8), U(9)},
|
||||||
|
{}
|
||||||
|
};
|
||||||
|
|
||||||
|
static const struct board_timing udimm[] = {
|
||||||
|
{U(0x04), rce, U(0x01030508), U(0x090b0d06)},
|
||||||
|
{U(0x1f), rce, U(0x01030508), U(0x090b0d06)},
|
||||||
|
};
|
||||||
|
|
||||||
|
int ddr_board_options(struct ddr_info *priv)
|
||||||
|
{
|
||||||
|
int ret;
|
||||||
|
struct memctl_opt *popts = &priv->opt;
|
||||||
|
|
||||||
|
if (popts->rdimm != 0) {
|
||||||
|
debug("RDIMM parameters not set.\n");
|
||||||
|
return -EINVAL;
|
||||||
|
}
|
||||||
|
|
||||||
|
ret = cal_board_params(priv, udimm, ARRAY_SIZE(udimm));
|
||||||
|
if (ret != 0) {
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
|
||||||
|
popts->addr_hash = 1;
|
||||||
|
popts->cpo_sample = U(0x7b);
|
||||||
|
popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
|
||||||
|
DDR_CDR1_ODT(DDR_CDR_ODT_60ohm);
|
||||||
|
popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_60ohm) |
|
||||||
|
DDR_CDR2_VREF_TRAIN_EN |
|
||||||
|
DDR_CDR2_VREF_RANGE_2;
|
||||||
|
|
||||||
|
return 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
long long init_ddr(void)
|
||||||
|
{
|
||||||
|
int spd_addr[] = { NXP_SPD_EEPROM0 };
|
||||||
|
struct ddr_info info;
|
||||||
|
struct sysinfo sys;
|
||||||
|
long long dram_size;
|
||||||
|
|
||||||
|
zeromem(&sys, sizeof(sys));
|
||||||
|
get_clocks(&sys);
|
||||||
|
debug("platform clock %lu\n", sys.freq_platform);
|
||||||
|
debug("DDR PLL %lu\n", sys.freq_ddr_pll0);
|
||||||
|
|
||||||
|
zeromem(&info, sizeof(struct ddr_info));
|
||||||
|
info.num_ctlrs = NUM_OF_DDRC;
|
||||||
|
info.dimm_on_ctlr = DDRC_NUM_DIMM;
|
||||||
|
info.clk = get_ddr_freq(&sys, 0);
|
||||||
|
info.spd_addr = spd_addr;
|
||||||
|
info.ddr[0] = (void *)NXP_DDR_ADDR;
|
||||||
|
|
||||||
|
dram_size = dram_init(&info);
|
||||||
|
|
||||||
|
if (dram_size < 0) {
|
||||||
|
ERROR("DDR init failed.\n");
|
||||||
|
}
|
||||||
|
|
||||||
|
erratum_a008850_post();
|
||||||
|
|
||||||
|
return dram_size;
|
||||||
|
}
|
80
plat/nxp/soc-ls1088a/ls1088ardb/plat_def.h
Normal file
80
plat/nxp/soc-ls1088a/ls1088ardb/plat_def.h
Normal file
|
@ -0,0 +1,80 @@
|
||||||
|
/*
|
||||||
|
* Copyright 2022 NXP
|
||||||
|
*
|
||||||
|
* SPDX-License-Identifier: BSD-3-Clause
|
||||||
|
*/
|
||||||
|
|
||||||
|
#ifndef PLAT_DEF_H
|
||||||
|
#define PLAT_DEF_H
|
||||||
|
|
||||||
|
#include <arch.h>
|
||||||
|
/*
|
||||||
|
* Required without TBBR.
|
||||||
|
* To include the defines for DDR PHY
|
||||||
|
* Images.
|
||||||
|
*/
|
||||||
|
#include <tbbr_img_def.h>
|
||||||
|
|
||||||
|
#include <policy.h>
|
||||||
|
#include <soc.h>
|
||||||
|
|
||||||
|
#define NXP_SPD_EEPROM0 0x51
|
||||||
|
|
||||||
|
#define NXP_SYSCLK_FREQ 100000000
|
||||||
|
#define NXP_DDRCLK_FREQ 100000000
|
||||||
|
|
||||||
|
/* UART related definition */
|
||||||
|
#define NXP_CONSOLE_ADDR NXP_UART_ADDR
|
||||||
|
#define NXP_CONSOLE_BAUDRATE 115200
|
||||||
|
|
||||||
|
/* Size of cacheable stacks */
|
||||||
|
#if defined(IMAGE_BL2)
|
||||||
|
#if defined(TRUSTED_BOARD_BOOT)
|
||||||
|
#define PLATFORM_STACK_SIZE 0x2000
|
||||||
|
#else
|
||||||
|
#define PLATFORM_STACK_SIZE 0x1000
|
||||||
|
#endif
|
||||||
|
#elif defined(IMAGE_BL31)
|
||||||
|
#define PLATFORM_STACK_SIZE 0x1000
|
||||||
|
#endif
|
||||||
|
|
||||||
|
#define BL2_START NXP_OCRAM_ADDR
|
||||||
|
#define BL2_LIMIT (NXP_OCRAM_ADDR + NXP_OCRAM_SIZE)
|
||||||
|
#define BL2_NOLOAD_START NXP_OCRAM_ADDR
|
||||||
|
#define BL2_NOLOAD_LIMIT BL2_BASE
|
||||||
|
|
||||||
|
/* IO defines as needed by IO driver framework */
|
||||||
|
#define MAX_IO_DEVICES 4
|
||||||
|
#define MAX_IO_BLOCK_DEVICES 1
|
||||||
|
#define MAX_IO_HANDLES 4
|
||||||
|
|
||||||
|
/*
|
||||||
|
* FIP image defines - Offset at which FIP Image would be present
|
||||||
|
* Image would include Bl31 , Bl33 and Bl32 (optional)
|
||||||
|
*/
|
||||||
|
#ifdef POLICY_FUSE_PROVISION
|
||||||
|
#define MAX_FIP_DEVICES 2
|
||||||
|
#endif
|
||||||
|
|
||||||
|
#ifndef MAX_FIP_DEVICES
|
||||||
|
#define MAX_FIP_DEVICES 1
|
||||||
|
#endif
|
||||||
|
|
||||||
|
#define BL32_IRQ_SEC_PHY_TIMER 29
|
||||||
|
#define BL31_WDOG_SEC 89
|
||||||
|
|
||||||
|
/*
|
||||||
|
* ID of the secure physical generic timer interrupt used by the BL32.
|
||||||
|
*/
|
||||||
|
#define PLAT_LS_G1S_IRQ_PROPS(grp) \
|
||||||
|
INTR_PROP_DESC(BL32_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
|
||||||
|
GIC_INTR_CFG_LEVEL)
|
||||||
|
|
||||||
|
/* SGI 15 and Secure watchdog interrupts assigned to Group 0 */
|
||||||
|
#define PLAT_LS_G0_IRQ_PROPS(grp) \
|
||||||
|
INTR_PROP_DESC(BL31_WDOG_SEC, GIC_HIGHEST_SEC_PRIORITY, grp, \
|
||||||
|
GIC_INTR_CFG_EDGE), \
|
||||||
|
INTR_PROP_DESC(15, GIC_HIGHEST_SEC_PRIORITY, grp, \
|
||||||
|
GIC_INTR_CFG_LEVEL)
|
||||||
|
|
||||||
|
#endif /* PLAT_DEF_H */
|
28
plat/nxp/soc-ls1088a/ls1088ardb/platform.c
Normal file
28
plat/nxp/soc-ls1088a/ls1088ardb/platform.c
Normal file
|
@ -0,0 +1,28 @@
|
||||||
|
/*
|
||||||
|
* Copyright 2022 NXP
|
||||||
|
*
|
||||||
|
* SPDX-License-Identifier: BSD-3-Clause
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <plat_common.h>
|
||||||
|
|
||||||
|
#pragma weak board_enable_povdd
|
||||||
|
#pragma weak board_disable_povdd
|
||||||
|
|
||||||
|
bool board_enable_povdd(void)
|
||||||
|
{
|
||||||
|
#ifdef CONFIG_POVDD_ENABLE
|
||||||
|
return true;
|
||||||
|
#else
|
||||||
|
return false;
|
||||||
|
#endif
|
||||||
|
}
|
||||||
|
|
||||||
|
bool board_disable_povdd(void)
|
||||||
|
{
|
||||||
|
#ifdef CONFIG_POVDD_ENABLE
|
||||||
|
return true;
|
||||||
|
#else
|
||||||
|
return false;
|
||||||
|
#endif
|
||||||
|
}
|
30
plat/nxp/soc-ls1088a/ls1088ardb/platform.mk
Normal file
30
plat/nxp/soc-ls1088a/ls1088ardb/platform.mk
Normal file
|
@ -0,0 +1,30 @@
|
||||||
|
#
|
||||||
|
# Copyright 2022 NXP
|
||||||
|
#
|
||||||
|
# SPDX-License-Identifier: BSD-3-Clause
|
||||||
|
#
|
||||||
|
|
||||||
|
# board-specific build parameters
|
||||||
|
BOOT_MODE ?= qspi
|
||||||
|
BOARD := ls1088ardb
|
||||||
|
|
||||||
|
# DDR Compilation Configs
|
||||||
|
NUM_OF_DDRC := 1
|
||||||
|
DDRC_NUM_DIMM := 1
|
||||||
|
DDR_ECC_EN := yes
|
||||||
|
|
||||||
|
# On-Board Flash Details
|
||||||
|
QSPI_FLASH_SZ := 0x4000000
|
||||||
|
|
||||||
|
# Adding Platform files build files
|
||||||
|
BL2_SOURCES += ${BOARD_PATH}/ddr_init.c \
|
||||||
|
${BOARD_PATH}/platform.c
|
||||||
|
|
||||||
|
SUPPORTED_BOOT_MODE := qspi \
|
||||||
|
sd
|
||||||
|
|
||||||
|
# Adding platform board build info
|
||||||
|
include plat/nxp/common/plat_make_helper/plat_common_def.mk
|
||||||
|
|
||||||
|
# Adding SoC build info
|
||||||
|
include plat/nxp/soc-ls1088a/soc.mk
|
13
plat/nxp/soc-ls1088a/ls1088ardb/platform_def.h
Normal file
13
plat/nxp/soc-ls1088a/ls1088ardb/platform_def.h
Normal file
|
@ -0,0 +1,13 @@
|
||||||
|
/*
|
||||||
|
* Copyright 2022 NXP
|
||||||
|
*
|
||||||
|
* SPDX-License-Identifier: BSD-3-Clause
|
||||||
|
*/
|
||||||
|
|
||||||
|
#ifndef PLATFORM_DEF_H
|
||||||
|
#define PLATFORM_DEF_H
|
||||||
|
|
||||||
|
#include <plat_def.h>
|
||||||
|
#include <plat_default_def.h>
|
||||||
|
|
||||||
|
#endif /* PLATFORM_DEF_H */
|
15
plat/nxp/soc-ls1088a/ls1088ardb/policy.h
Normal file
15
plat/nxp/soc-ls1088a/ls1088ardb/policy.h
Normal file
|
@ -0,0 +1,15 @@
|
||||||
|
/*
|
||||||
|
* Copyright 2022 NXP
|
||||||
|
*
|
||||||
|
* SPDX-License-Identifier: BSD-3-Clause
|
||||||
|
*/
|
||||||
|
|
||||||
|
#ifndef POLICY_H
|
||||||
|
#define POLICY_H
|
||||||
|
|
||||||
|
/* Set this to 0x0 to leave the default SMMU page size in sACR
|
||||||
|
* Set this to 0x1 to change the SMMU page size to 64K
|
||||||
|
*/
|
||||||
|
#define POLICY_SMMU_PAGESZ_64K 0x1
|
||||||
|
|
||||||
|
#endif /* POLICY_H */
|
Loading…
Add table
Reference in a new issue