mirror of
https://github.com/u-boot/u-boot.git
synced 2025-04-22 04:44:46 +00:00

This syncs drivers/ddr/marvell/a38x/ with the master branch of repository
https://github.com/MarvellEmbeddedProcessors/mv-ddr-marvell.git
up to the commit "mv_ddr: a3700: Use the right size for memset to not overflow"
d5acc10c287e40cc2feeb28710b92e45c93c702c
This patch was created by following steps:
1. Replace all a38x files in U-Boot tree by files from upstream github
Marvell mv-ddr-marvell repository.
2. Run following command to omit portions not relevant for a38x, ddr3, and ddr4:
files=drivers/ddr/marvell/a38x/*
unifdef -m -UMV_DDR -UMV_DDR_ATF -UCONFIG_APN806 \
-UCONFIG_MC_STATIC -UCONFIG_MC_STATIC_PRINT -UCONFIG_PHY_STATIC \
-UCONFIG_PHY_STATIC_PRINT -UCONFIG_CUSTOMER_BOARD_SUPPORT \
-UCONFIG_A3700 -UA3900 -UA80X0 -UA70X0 -DCONFIG_ARMADA_38X -UCONFIG_ARMADA_39X \
-UCONFIG_64BIT $files
3. Manually change license to SPDX-License-Identifier
(upstream license in upstream github repository contains long license
texts and U-Boot is using just SPDX-License-Identifier.
After applying this patch, a38x, ddr3, and ddr4 code in upstream Marvell github
repository and in U-Boot would be fully identical. So in future applying
above steps could be used to sync code again.
The only change in this patch are:
1. Some fixes with include files.
2. Some function return and basic type defines changes in
mv_ddr_plat.c (to correct Marvell bug).
3. Remove of dead code in newly copied files (as a result of the
filter script stripping out everything other than a38x, dd3, and ddr4).
Reference:
"ddr: marvell: a38x: Sync code with Marvell mv-ddr-marvell repository"
107c3391b9
Signed-off-by: Tony Dinh <mibodhi@gmail.com>
Reviewed-by: Pali Rohár <pali@kernel.org>
Reviewed-by: Stefan Roese <sr@denx.de>
59 lines
1.8 KiB
C
59 lines
1.8 KiB
C
/* SPDX-License-Identifier: GPL-2.0 */
|
|
/*
|
|
* Copyright (C) Marvell International Ltd. and its affiliates
|
|
*/
|
|
|
|
#ifndef _MV_DDR4_MPR_PDA_IF_H
|
|
#define _MV_DDR4_MPR_PDA_IF_H
|
|
|
|
#include "ddr3_init.h"
|
|
#include "mv_ddr_common.h"
|
|
|
|
#define MV_DDR4_VREF_STEP_SIZE 3
|
|
#define MV_DDR4_VREF_MIN_RANGE 1
|
|
#define MV_DDR4_VREF_MAX_RANGE 73
|
|
#define MV_DDR4_VREF_MAX_COUNT (((MV_DDR4_VREF_MAX_RANGE - MV_DDR4_VREF_MIN_RANGE) / MV_DDR4_VREF_STEP_SIZE) + 2)
|
|
|
|
#define MV_DDR4_MPR_READ_PATTERN_NUM 3
|
|
|
|
enum mv_ddr4_mpr_read_format {
|
|
MV_DDR4_MPR_READ_SERIAL,
|
|
MV_DDR4_MPR_READ_PARALLEL,
|
|
MV_DDR4_MPR_READ_STAGGERED,
|
|
MV_DDR4_MPR_READ_RSVD_TEMP
|
|
};
|
|
|
|
enum mv_ddr4_mpr_read_type {
|
|
MV_DDR4_MPR_READ_RAW,
|
|
MV_DDR4_MPR_READ_DECODED
|
|
};
|
|
|
|
enum mv_ddr4_vref_tap_state {
|
|
MV_DDR4_VREF_TAP_START,
|
|
MV_DDR4_VREF_TAP_BUSY,
|
|
MV_DDR4_VREF_TAP_FLIP,
|
|
MV_DDR4_VREF_TAP_END
|
|
};
|
|
|
|
int mv_ddr4_mode_regs_init(u8 dev_num);
|
|
int mv_ddr4_mpr_read(u8 dev_num, u32 mpr_num, u32 page_num,
|
|
enum mv_ddr4_mpr_read_format read_format,
|
|
enum mv_ddr4_mpr_read_type read_type,
|
|
u32 *data);
|
|
int mv_ddr4_mpr_write(u8 dev_num, u32 mpr_location, u32 mpr_num,
|
|
u32 page_num, u32 data);
|
|
int mv_ddr4_dq_pins_mapping(u8 dev_num);
|
|
int mv_ddr4_vref_training_mode_ctrl(u8 dev_num, u8 if_id,
|
|
enum hws_access_type access_type,
|
|
int enable);
|
|
int mv_ddr4_vref_tap_set(u8 dev_num, u8 if_id,
|
|
enum hws_access_type access_type,
|
|
u32 taps_num,
|
|
enum mv_ddr4_vref_tap_state state);
|
|
int mv_ddr4_vref_set(u8 dev_num, u8 if_id, enum hws_access_type access_type,
|
|
u32 range, u32 vdq_tv, u8 vdq_training_ena);
|
|
int mv_ddr4_pda_pattern_odpg_load(u32 dev_num, enum hws_access_type access_type,
|
|
u32 if_id, u32 subphy_mask, u32 cs_num);
|
|
int mv_ddr4_pda_ctrl(u8 dev_num, u8 if_id, u8 cs_num, int enable);
|
|
|
|
#endif /* _MV_DDR4_MPR_PDA_IF_H */
|