mirror of
https://github.com/u-boot/u-boot.git
synced 2025-04-24 14:25:56 +00:00

For armv8 we are adding proper page permissions for the relocated U-Boot binary. Add a weak function that can be used across architectures to change the page permissions Tested-by: Neil Armstrong <neil.armstrong@linaro.org> # on AML-S905X-CC Signed-off-by: Ilias Apalodimas <ilias.apalodimas@linaro.org>
159 lines
3.1 KiB
C
159 lines
3.1 KiB
C
// SPDX-License-Identifier: GPL-2.0+
|
|
/*
|
|
* Copyright (C) 2017 Andes Technology Corporation
|
|
* Rick Chen, Andes Technology Corporation <rick@andestech.com>
|
|
*/
|
|
|
|
#include <cpu_func.h>
|
|
#include <dm.h>
|
|
#include <asm/insn-def.h>
|
|
#include <linux/const.h>
|
|
#include <linux/errno.h>
|
|
|
|
#define CBO_INVAL(base) \
|
|
INSN_I(OPCODE_MISC_MEM, FUNC3(2), __RD(0), \
|
|
RS1(base), SIMM12(0))
|
|
#define CBO_CLEAN(base) \
|
|
INSN_I(OPCODE_MISC_MEM, FUNC3(2), __RD(0), \
|
|
RS1(base), SIMM12(1))
|
|
#define CBO_FLUSH(base) \
|
|
INSN_I(OPCODE_MISC_MEM, FUNC3(2), __RD(0), \
|
|
RS1(base), SIMM12(2))
|
|
enum {
|
|
CBO_CLEAN,
|
|
CBO_FLUSH,
|
|
CBO_INVAL
|
|
} riscv_cbo_ops;
|
|
static int zicbom_block_size;
|
|
extern unsigned int riscv_get_cbom_block_size(void);
|
|
static inline void do_cbo_clean(unsigned long base)
|
|
{
|
|
asm volatile ("add a0, %0, zero\n" CBO_CLEAN(%0) ::
|
|
"r"(base) : "memory");
|
|
}
|
|
|
|
static inline void do_cbo_flush(unsigned long base)
|
|
{
|
|
asm volatile ("add a0, %0, zero\n" CBO_FLUSH(%0) ::
|
|
"r"(base) : "memory");
|
|
}
|
|
|
|
static inline void do_cbo_inval(unsigned long base)
|
|
{
|
|
asm volatile ("add a0, %0, zero\n" CBO_INVAL(%0) ::
|
|
"r"(base) : "memory");
|
|
}
|
|
|
|
static void cbo_op(int op_type, unsigned long start,
|
|
unsigned long end)
|
|
{
|
|
unsigned long op_size = end - start, size = 0;
|
|
void (*fn)(unsigned long base);
|
|
|
|
switch (op_type) {
|
|
case CBO_CLEAN:
|
|
fn = do_cbo_clean;
|
|
break;
|
|
case CBO_FLUSH:
|
|
fn = do_cbo_flush;
|
|
break;
|
|
case CBO_INVAL:
|
|
fn = do_cbo_inval;
|
|
break;
|
|
}
|
|
start &= ~(UL(zicbom_block_size - 1));
|
|
while (size < op_size) {
|
|
fn(start + size);
|
|
size += zicbom_block_size;
|
|
}
|
|
}
|
|
|
|
void cbo_flush(unsigned long start, unsigned long end)
|
|
{
|
|
if (zicbom_block_size)
|
|
cbo_op(CBO_FLUSH, start, end);
|
|
}
|
|
|
|
void cbo_inval(unsigned long start, unsigned long end)
|
|
{
|
|
if (zicbom_block_size)
|
|
cbo_op(CBO_INVAL, start, end);
|
|
}
|
|
|
|
void invalidate_icache_all(void)
|
|
{
|
|
asm volatile ("fence.i" ::: "memory");
|
|
}
|
|
|
|
__weak void flush_dcache_all(void)
|
|
{
|
|
}
|
|
|
|
__weak void flush_dcache_range(unsigned long start, unsigned long end)
|
|
{
|
|
cbo_flush(start, end);
|
|
}
|
|
|
|
__weak void invalidate_icache_range(unsigned long start, unsigned long end)
|
|
{
|
|
/*
|
|
* RISC-V does not have an instruction for invalidating parts of the
|
|
* instruction cache. Invalidate all of it instead.
|
|
*/
|
|
invalidate_icache_all();
|
|
}
|
|
|
|
__weak void invalidate_dcache_range(unsigned long start, unsigned long end)
|
|
{
|
|
cbo_inval(start, end);
|
|
}
|
|
|
|
void cache_flush(void)
|
|
{
|
|
invalidate_icache_all();
|
|
flush_dcache_all();
|
|
}
|
|
|
|
void flush_cache(unsigned long addr, unsigned long size)
|
|
{
|
|
invalidate_icache_range(addr, addr + size);
|
|
flush_dcache_range(addr, addr + size);
|
|
}
|
|
|
|
__weak void icache_enable(void)
|
|
{
|
|
}
|
|
|
|
__weak void icache_disable(void)
|
|
{
|
|
}
|
|
|
|
__weak int icache_status(void)
|
|
{
|
|
return 0;
|
|
}
|
|
|
|
__weak void dcache_enable(void)
|
|
{
|
|
}
|
|
|
|
__weak void dcache_disable(void)
|
|
{
|
|
}
|
|
|
|
__weak int dcache_status(void)
|
|
{
|
|
return 0;
|
|
}
|
|
|
|
__weak void enable_caches(void)
|
|
{
|
|
zicbom_block_size = riscv_get_cbom_block_size();
|
|
if (!zicbom_block_size)
|
|
log_debug("Zicbom not initialized.\n");
|
|
}
|
|
|
|
int __weak pgprot_set_attrs(phys_addr_t addr, size_t size, enum pgprot_attrs perm)
|
|
{
|
|
return -ENOSYS;
|
|
}
|