mirror of
https://github.com/u-boot/u-boot.git
synced 2025-05-09 03:21:51 +00:00
ddr: marvell: a38x: allow board specific clock out setup
DDR clock out might be unrelated to the number of active chip-select. For example, the board might have two DDR components, but only one chip-select. The clk_enable mask allows the board to enable DDR clocks regardless of active chip-selects. Reviewed-by: Stefan Roese <sr@denx.de> Signed-off-by: Baruch Siach <baruch@tkos.co.il>
This commit is contained in:
parent
c7819d409a
commit
d67b98ed47
2 changed files with 11 additions and 2 deletions
|
@ -280,8 +280,14 @@ int ddr3_tip_configure_cs(u32 dev_num, u32 if_id, u32 cs_num, u32 enable)
|
||||||
{
|
{
|
||||||
u32 data, addr_hi, data_high;
|
u32 data, addr_hi, data_high;
|
||||||
u32 mem_index;
|
u32 mem_index;
|
||||||
|
u32 clk_enable;
|
||||||
struct mv_ddr_topology_map *tm = mv_ddr_topology_map_get();
|
struct mv_ddr_topology_map *tm = mv_ddr_topology_map_get();
|
||||||
|
|
||||||
|
if (tm->clk_enable & (1 << cs_num))
|
||||||
|
clk_enable = 1;
|
||||||
|
else
|
||||||
|
clk_enable = enable;
|
||||||
|
|
||||||
if (enable == 1) {
|
if (enable == 1) {
|
||||||
data = (tm->interface_params[if_id].bus_width ==
|
data = (tm->interface_params[if_id].bus_width ==
|
||||||
MV_DDR_DEV_WIDTH_8BIT) ? 0 : 1;
|
MV_DDR_DEV_WIDTH_8BIT) ? 0 : 1;
|
||||||
|
@ -316,13 +322,13 @@ int ddr3_tip_configure_cs(u32 dev_num, u32 if_id, u32 cs_num, u32 enable)
|
||||||
case 2:
|
case 2:
|
||||||
CHECK_STATUS(ddr3_tip_if_write
|
CHECK_STATUS(ddr3_tip_if_write
|
||||||
(dev_num, ACCESS_TYPE_UNICAST, if_id,
|
(dev_num, ACCESS_TYPE_UNICAST, if_id,
|
||||||
DUNIT_CTRL_LOW_REG, (enable << (cs_num + 11)),
|
DUNIT_CTRL_LOW_REG, (clk_enable << (cs_num + 11)),
|
||||||
1 << (cs_num + 11)));
|
1 << (cs_num + 11)));
|
||||||
break;
|
break;
|
||||||
case 3:
|
case 3:
|
||||||
CHECK_STATUS(ddr3_tip_if_write
|
CHECK_STATUS(ddr3_tip_if_write
|
||||||
(dev_num, ACCESS_TYPE_UNICAST, if_id,
|
(dev_num, ACCESS_TYPE_UNICAST, if_id,
|
||||||
DUNIT_CTRL_LOW_REG, (enable << 15), 1 << 15));
|
DUNIT_CTRL_LOW_REG, (clk_enable << 15), 1 << 15));
|
||||||
break;
|
break;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
|
|
@ -124,6 +124,9 @@ struct mv_ddr_topology_map {
|
||||||
|
|
||||||
/* electrical parameters */
|
/* electrical parameters */
|
||||||
unsigned int electrical_data[MV_DDR_EDATA_LAST];
|
unsigned int electrical_data[MV_DDR_EDATA_LAST];
|
||||||
|
|
||||||
|
/* Clock enable mask */
|
||||||
|
u32 clk_enable;
|
||||||
};
|
};
|
||||||
|
|
||||||
enum mv_ddr_iface_mode {
|
enum mv_ddr_iface_mode {
|
||||||
|
|
Loading…
Add table
Add a link
Reference in a new issue