mirror of
https://github.com/ARM-software/arm-trusted-firmware.git
synced 2025-04-16 01:24:27 +00:00

This patch adds necessary device-tree idle state definitions and enables relevant platform makefile options. Co-authored-by: Karl Meakin <karl.meakin@arm.com> Signed-off-by: sahil <sahil@arm.com> Change-Id: Iaf95867095f0514ec3994b9c9efd9756ed49ef43
117 lines
3.8 KiB
Makefile
117 lines
3.8 KiB
Makefile
#
|
|
# Copyright (c) 2020-2023, Arm Limited. All rights reserved.
|
|
#
|
|
# SPDX-License-Identifier: BSD-3-Clause
|
|
#
|
|
|
|
# Making sure the Morello platform type is specified
|
|
ifeq ($(filter ${TARGET_PLATFORM}, fvp soc),)
|
|
$(error TARGET_PLATFORM must be fvp or soc)
|
|
endif
|
|
|
|
MORELLO_BASE := plat/arm/board/morello
|
|
|
|
INTERCONNECT_SOURCES := ${MORELLO_BASE}/morello_interconnect.c
|
|
|
|
PLAT_INCLUDES := -I${MORELLO_BASE}/include
|
|
|
|
MORELLO_CPU_SOURCES := lib/cpus/aarch64/rainier.S
|
|
|
|
# GIC-600 configuration
|
|
GICV3_SUPPORT_GIC600 := 1
|
|
|
|
# Include GICv3 driver files
|
|
include drivers/arm/gic/v3/gicv3.mk
|
|
|
|
MORELLO_GIC_SOURCES := ${GICV3_SOURCES} \
|
|
plat/common/plat_gicv3.c \
|
|
plat/arm/common/arm_gicv3.c \
|
|
|
|
PLAT_BL_COMMON_SOURCES := ${MORELLO_BASE}/morello_plat.c \
|
|
${MORELLO_BASE}/aarch64/morello_helper.S
|
|
|
|
BL1_SOURCES := ${MORELLO_CPU_SOURCES} \
|
|
${INTERCONNECT_SOURCES} \
|
|
${MORELLO_BASE}/morello_err.c \
|
|
${MORELLO_BASE}/morello_trusted_boot.c \
|
|
${MORELLO_BASE}/morello_bl1_setup.c \
|
|
drivers/arm/sbsa/sbsa.c
|
|
|
|
BL2_SOURCES := ${MORELLO_BASE}/morello_security.c \
|
|
${MORELLO_BASE}/morello_err.c \
|
|
${MORELLO_BASE}/morello_trusted_boot.c \
|
|
${MORELLO_BASE}/morello_bl2_setup.c \
|
|
${MORELLO_BASE}/morello_image_load.c \
|
|
lib/utils/mem_region.c \
|
|
drivers/arm/css/sds/sds.c
|
|
|
|
BL31_SOURCES := ${MORELLO_CPU_SOURCES} \
|
|
${INTERCONNECT_SOURCES} \
|
|
${MORELLO_GIC_SOURCES} \
|
|
${MORELLO_BASE}/morello_bl31_setup.c \
|
|
${MORELLO_BASE}/morello_pm.c \
|
|
${MORELLO_BASE}/morello_topology.c \
|
|
${MORELLO_BASE}/morello_security.c \
|
|
drivers/arm/css/sds/sds.c
|
|
|
|
FDT_SOURCES += fdts/morello-${TARGET_PLATFORM}.dts \
|
|
${MORELLO_BASE}/fdts/morello_fw_config.dts \
|
|
${MORELLO_BASE}/fdts/morello_tb_fw_config.dts \
|
|
${MORELLO_BASE}/fdts/morello_nt_fw_config.dts
|
|
|
|
FW_CONFIG := ${BUILD_PLAT}/fdts/morello_fw_config.dtb
|
|
HW_CONFIG := ${BUILD_PLAT}/fdts/morello-${TARGET_PLATFORM}.dtb
|
|
TB_FW_CONFIG := ${BUILD_PLAT}/fdts/morello_tb_fw_config.dtb
|
|
NT_FW_CONFIG := ${BUILD_PLAT}/fdts/morello_nt_fw_config.dtb
|
|
|
|
# Add the FW_CONFIG to FIP and specify the same to certtool
|
|
$(eval $(call TOOL_ADD_PAYLOAD,${FW_CONFIG},--fw-config,${FW_CONFIG}))
|
|
# Add the HW_CONFIG to FIP and specify the same to certtool
|
|
$(eval $(call TOOL_ADD_PAYLOAD,${HW_CONFIG},--hw-config,${HW_CONFIG}))
|
|
# Add the TB_FW_CONFIG to FIP and specify the same to certtool
|
|
$(eval $(call TOOL_ADD_PAYLOAD,${TB_FW_CONFIG},--tb-fw-config,${TB_FW_CONFIG}))
|
|
# Add the NT_FW_CONFIG to FIP and specify the same to certtool
|
|
$(eval $(call TOOL_ADD_PAYLOAD,${NT_FW_CONFIG},--nt-fw-config,${NT_FW_CONFIG}))
|
|
|
|
MORELLO_FW_NVCTR_VAL := 0
|
|
TFW_NVCTR_VAL := ${MORELLO_FW_NVCTR_VAL}
|
|
NTFW_NVCTR_VAL := ${MORELLO_FW_NVCTR_VAL}
|
|
|
|
# TF-A not required to load the SCP Images
|
|
override CSS_LOAD_SCP_IMAGES := 0
|
|
|
|
override NEED_BL2U := no
|
|
|
|
# 32 bit mode not supported
|
|
override CTX_INCLUDE_AARCH32_REGS := 0
|
|
|
|
override ARM_PLAT_MT := 1
|
|
|
|
override ARM_BL31_IN_DRAM := 1
|
|
|
|
override PSCI_EXTENDED_STATE_ID := 1
|
|
override ARM_RECOM_STATE_ID_ENC := 1
|
|
|
|
# Errata workarounds:
|
|
ERRATA_N1_1868343 := 1
|
|
|
|
# Select SCMI/SDS drivers instead of SCPI/BOM driver for communicating with the
|
|
# SCP during power management operations and for SCP RAM Firmware transfer.
|
|
CSS_USE_SCMI_SDS_DRIVER := 1
|
|
|
|
# System coherency is managed in hardware
|
|
HW_ASSISTED_COHERENCY := 1
|
|
|
|
# When building for systems with hardware-assisted coherency, there's no need to
|
|
# use USE_COHERENT_MEM. Require that USE_COHERENT_MEM must be set to 0 too.
|
|
USE_COHERENT_MEM := 0
|
|
|
|
# Add TARGET_PLATFORM to differentiate between Morello FVP and Morello SoC platform
|
|
$(eval $(call add_define,TARGET_PLATFORM_$(call uppercase,${TARGET_PLATFORM})))
|
|
|
|
# Add MORELLO_FW_NVCTR_VAL
|
|
$(eval $(call add_define,MORELLO_FW_NVCTR_VAL))
|
|
|
|
include plat/arm/common/arm_common.mk
|
|
include plat/arm/css/common/css_common.mk
|
|
include plat/arm/board/common/board_common.mk
|