arm-trusted-firmware/plat/qemu/qemu_sbsa/sbsa_gic.c
Marcin Juszkiewicz 1e67b1b17a feat(qemu-sbsa): handle GIC base
QEMU provides GIC information in DeviceTree (on platform version 0.1+).
Read it and provide to next firmware level via SMC.

Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org>
Change-Id: I383919bd172acc8873292a0c5e4469651dc96fb9
2023-06-05 12:24:44 +02:00

67 lines
1.6 KiB
C

/*
* Copyright (c) 2023, Linaro Limited and Contributors. All rights reserved.
*
* SPDX-License-Identifier: BSD-3-Clause
*/
#include <drivers/arm/gicv3.h>
#include <plat/common/platform.h>
static const interrupt_prop_t qemu_interrupt_props[] = {
PLATFORM_G1S_PROPS(INTR_GROUP1S),
PLATFORM_G0_PROPS(INTR_GROUP0)
};
static uintptr_t qemu_rdistif_base_addrs[PLATFORM_CORE_COUNT];
static unsigned int qemu_mpidr_to_core_pos(unsigned long mpidr)
{
return plat_core_pos_by_mpidr(mpidr);
}
static gicv3_driver_data_t sbsa_gic_driver_data = {
/* we set those two values for compatibility with older QEMU */
.gicd_base = GICD_BASE,
.gicr_base = GICR_BASE,
.interrupt_props = qemu_interrupt_props,
.interrupt_props_num = ARRAY_SIZE(qemu_interrupt_props),
.rdistif_num = PLATFORM_CORE_COUNT,
.rdistif_base_addrs = qemu_rdistif_base_addrs,
.mpidr_to_core_pos = qemu_mpidr_to_core_pos
};
void sbsa_set_gic_bases(const uintptr_t gicd_base, const uintptr_t gicr_base)
{
sbsa_gic_driver_data.gicd_base = gicd_base;
sbsa_gic_driver_data.gicr_base = gicr_base;
}
uintptr_t sbsa_get_gicd(void)
{
return sbsa_gic_driver_data.gicd_base;
}
uintptr_t sbsa_get_gicr(void)
{
return sbsa_gic_driver_data.gicr_base;
}
void plat_qemu_gic_init(void)
{
gicv3_driver_init(&sbsa_gic_driver_data);
gicv3_distif_init();
gicv3_rdistif_init(plat_my_core_pos());
gicv3_cpuif_enable(plat_my_core_pos());
}
void qemu_pwr_gic_on_finish(void)
{
gicv3_rdistif_init(plat_my_core_pos());
gicv3_cpuif_enable(plat_my_core_pos());
}
void qemu_pwr_gic_off(void)
{
gicv3_cpuif_disable(plat_my_core_pos());
gicv3_rdistif_off(plat_my_core_pos());
}