mirror of
https://github.com/ARM-software/arm-trusted-firmware.git
synced 2025-04-18 02:24:18 +00:00

BL3-1 architecture setup code programs the system counter frequency into the CNTFRQ_EL0 register. This frequency is defined by the platform, though. This patch introduces a new platform hook that the architecture setup code can call to retrieve this information. In the ARM FVP port, this returns the first entry of the frequency modes table from the memory mapped generic timer. All system counter setup code has been removed from BL1 as some platforms may not have initialized the system counters at this stage. The platform specific settings done exclusively in BL1 have been moved to BL3-1. In the ARM FVP port, this consists in enabling and initializing the System level generic timer. Also, the frequency change request in the counter control register has been set to 0 to make it explicit it's using the base frequency. The CNTCR_FCREQ() macro has been fixed in this context to give an entry number rather than a bitmask. In future, when support for firmware update is implemented, there is a case where BL1 platform specific code will need to program the counter frequency. This should be implemented at that time. This patch also updates the relevant documentation. It properly fixes ARM-software/tf-issues#24 Change-Id: If95639b279f75d66ac0576c48a6614b5ccb0e84b
77 lines
2.9 KiB
C
77 lines
2.9 KiB
C
/*
|
|
* Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are met:
|
|
*
|
|
* Redistributions of source code must retain the above copyright notice, this
|
|
* list of conditions and the following disclaimer.
|
|
*
|
|
* Redistributions in binary form must reproduce the above copyright notice,
|
|
* this list of conditions and the following disclaimer in the documentation
|
|
* and/or other materials provided with the distribution.
|
|
*
|
|
* Neither the name of ARM nor the names of its contributors may be used
|
|
* to endorse or promote products derived from this software without specific
|
|
* prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
|
|
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
#include <arch_helpers.h>
|
|
#include <platform.h>
|
|
#include <assert.h>
|
|
|
|
/*******************************************************************************
|
|
* Function that does the first bit of architectural setup that affects
|
|
* execution in the non-secure address space.
|
|
******************************************************************************/
|
|
void bl1_arch_setup(void)
|
|
{
|
|
unsigned long tmp_reg = 0;
|
|
|
|
/* Enable alignment checks and set the exception endianess to LE */
|
|
tmp_reg = read_sctlr_el3();
|
|
tmp_reg |= (SCTLR_A_BIT | SCTLR_SA_BIT);
|
|
tmp_reg &= ~SCTLR_EE_BIT;
|
|
write_sctlr_el3(tmp_reg);
|
|
|
|
/*
|
|
* Enable HVCs, route FIQs to EL3, set the next EL to be AArch64, route
|
|
* external abort and SError interrupts to EL3
|
|
*/
|
|
tmp_reg = SCR_RES1_BITS | SCR_RW_BIT | SCR_HCE_BIT | SCR_EA_BIT |
|
|
SCR_FIQ_BIT;
|
|
write_scr(tmp_reg);
|
|
|
|
/*
|
|
* Enable SError and Debug exceptions
|
|
*/
|
|
enable_serror();
|
|
enable_debug_exceptions();
|
|
}
|
|
|
|
/*******************************************************************************
|
|
* Set the Secure EL1 required architectural state
|
|
******************************************************************************/
|
|
void bl1_arch_next_el_setup(void) {
|
|
unsigned long next_sctlr;
|
|
|
|
/* Use the same endianness than the current BL */
|
|
next_sctlr = (read_sctlr_el3() & SCTLR_EE_BIT);
|
|
|
|
/* Set SCTLR Secure EL1 */
|
|
next_sctlr |= SCTLR_EL1_RES1;
|
|
|
|
write_sctlr_el1(next_sctlr);
|
|
}
|