mirror of
https://github.com/ARM-software/arm-trusted-firmware.git
synced 2025-04-16 17:44:19 +00:00

On STM32MP13, 2 OTP fuses can be used to configure NAND devices. By default OTP CFG9 is used for sNAND. A new OTP (CFG10) is used to configure raw NAND. Thanks to bit 0 of CFG10 OTP, this default configuration can be switched. For sNAND on STM32MP13, the NAND_PARAM_STORED_IN_OTP is not used. The sNAND parameters have to be taken from OTP bits. Change-Id: Ib95e0f9b9e66179a58b07f723ea01dce68b96475 Signed-off-by: Yann Gautier <yann.gautier@foss.st.com>
209 lines
5 KiB
C
209 lines
5 KiB
C
/*
|
|
* Copyright (c) 2019-2022, STMicroelectronics - All Rights Reserved
|
|
*
|
|
* SPDX-License-Identifier: BSD-3-Clause
|
|
*/
|
|
|
|
#include <assert.h>
|
|
#include <errno.h>
|
|
|
|
#include <common/debug.h>
|
|
#include <drivers/nand.h>
|
|
#include <drivers/raw_nand.h>
|
|
#include <drivers/spi_nand.h>
|
|
#include <drivers/spi_nor.h>
|
|
#include <lib/utils.h>
|
|
#include <plat/common/platform.h>
|
|
|
|
#if STM32MP_RAW_NAND || STM32MP_SPI_NAND
|
|
#if STM32MP13
|
|
void plat_get_scratch_buffer(void **buffer_addr, size_t *buf_size)
|
|
{
|
|
assert(buffer_addr != NULL);
|
|
assert(buf_size != NULL);
|
|
|
|
*buffer_addr = (void *)STM32MP_MTD_BUFFER;
|
|
*buf_size = PLATFORM_MTD_MAX_PAGE_SIZE;
|
|
}
|
|
#endif
|
|
|
|
static int get_data_from_otp(struct nand_device *nand_dev, bool is_slc)
|
|
{
|
|
uint32_t nand_param;
|
|
uint32_t nand2_param __maybe_unused;
|
|
|
|
/* Check if NAND parameters are stored in OTP */
|
|
if (stm32_get_otp_value(NAND_OTP, &nand_param) != 0) {
|
|
ERROR("BSEC: NAND_OTP Error\n");
|
|
return -EACCES;
|
|
}
|
|
|
|
if (nand_param == 0U) {
|
|
#if STM32MP13
|
|
if (is_slc) {
|
|
return 0;
|
|
}
|
|
#endif
|
|
#if STM32MP15
|
|
return 0;
|
|
#endif
|
|
}
|
|
|
|
if ((nand_param & NAND_PARAM_STORED_IN_OTP) == 0U) {
|
|
#if STM32MP13
|
|
if (is_slc) {
|
|
goto ecc;
|
|
}
|
|
#endif
|
|
#if STM32MP15
|
|
goto ecc;
|
|
#endif
|
|
}
|
|
|
|
#if STM32MP13
|
|
if (stm32_get_otp_value(NAND2_OTP, &nand2_param) != 0) {
|
|
ERROR("BSEC: NAND_OTP Error\n");
|
|
return -EACCES;
|
|
}
|
|
|
|
/* Check OTP configuration for this device */
|
|
if ((((nand2_param & NAND2_CONFIG_DISTRIB) == NAND2_PNAND_NAND1_SNAND_NAND2) && !is_slc) ||
|
|
(((nand2_param & NAND2_CONFIG_DISTRIB) == NAND2_PNAND_NAND2_SNAND_NAND1) && is_slc)) {
|
|
nand_param = nand2_param << (NAND_PAGE_SIZE_SHIFT - NAND2_PAGE_SIZE_SHIFT);
|
|
}
|
|
#endif
|
|
|
|
/* NAND parameter shall be read from OTP */
|
|
if ((nand_param & NAND_WIDTH_MASK) != 0U) {
|
|
nand_dev->buswidth = NAND_BUS_WIDTH_16;
|
|
} else {
|
|
nand_dev->buswidth = NAND_BUS_WIDTH_8;
|
|
}
|
|
|
|
switch ((nand_param & NAND_PAGE_SIZE_MASK) >> NAND_PAGE_SIZE_SHIFT) {
|
|
case NAND_PAGE_SIZE_2K:
|
|
nand_dev->page_size = 0x800U;
|
|
break;
|
|
|
|
case NAND_PAGE_SIZE_4K:
|
|
nand_dev->page_size = 0x1000U;
|
|
break;
|
|
|
|
case NAND_PAGE_SIZE_8K:
|
|
nand_dev->page_size = 0x2000U;
|
|
break;
|
|
|
|
default:
|
|
ERROR("Cannot read NAND page size\n");
|
|
return -EINVAL;
|
|
}
|
|
|
|
switch ((nand_param & NAND_BLOCK_SIZE_MASK) >> NAND_BLOCK_SIZE_SHIFT) {
|
|
case NAND_BLOCK_SIZE_64_PAGES:
|
|
nand_dev->block_size = 64U * nand_dev->page_size;
|
|
break;
|
|
|
|
case NAND_BLOCK_SIZE_128_PAGES:
|
|
nand_dev->block_size = 128U * nand_dev->page_size;
|
|
break;
|
|
|
|
case NAND_BLOCK_SIZE_256_PAGES:
|
|
nand_dev->block_size = 256U * nand_dev->page_size;
|
|
break;
|
|
|
|
default:
|
|
ERROR("Cannot read NAND block size\n");
|
|
return -EINVAL;
|
|
}
|
|
|
|
nand_dev->size = ((nand_param & NAND_BLOCK_NB_MASK) >>
|
|
NAND_BLOCK_NB_SHIFT) *
|
|
NAND_BLOCK_NB_UNIT * nand_dev->block_size;
|
|
|
|
ecc:
|
|
if (is_slc) {
|
|
switch ((nand_param & NAND_ECC_BIT_NB_MASK) >>
|
|
NAND_ECC_BIT_NB_SHIFT) {
|
|
case NAND_ECC_BIT_NB_1_BITS:
|
|
nand_dev->ecc.max_bit_corr = 1U;
|
|
break;
|
|
|
|
case NAND_ECC_BIT_NB_4_BITS:
|
|
nand_dev->ecc.max_bit_corr = 4U;
|
|
break;
|
|
|
|
case NAND_ECC_BIT_NB_8_BITS:
|
|
nand_dev->ecc.max_bit_corr = 8U;
|
|
break;
|
|
|
|
case NAND_ECC_ON_DIE:
|
|
nand_dev->ecc.mode = NAND_ECC_ONDIE;
|
|
break;
|
|
|
|
default:
|
|
if (nand_dev->ecc.max_bit_corr == 0U) {
|
|
ERROR("No valid eccbit number\n");
|
|
return -EINVAL;
|
|
}
|
|
}
|
|
} else {
|
|
/* Selected multiple plane NAND */
|
|
if ((nand_param & NAND_PLANE_BIT_NB_MASK) != 0U) {
|
|
nand_dev->nb_planes = 2U;
|
|
} else {
|
|
nand_dev->nb_planes = 1U;
|
|
}
|
|
}
|
|
|
|
VERBOSE("OTP: Block %u Page %u Size %llu\n", nand_dev->block_size,
|
|
nand_dev->page_size, nand_dev->size);
|
|
|
|
return 0;
|
|
}
|
|
#endif /* STM32MP_RAW_NAND || STM32MP_SPI_NAND */
|
|
|
|
#if STM32MP_RAW_NAND
|
|
int plat_get_raw_nand_data(struct rawnand_device *device)
|
|
{
|
|
device->nand_dev->ecc.mode = NAND_ECC_HW;
|
|
device->nand_dev->ecc.size = SZ_512;
|
|
|
|
return get_data_from_otp(device->nand_dev, true);
|
|
}
|
|
#endif
|
|
|
|
#if STM32MP_SPI_NAND
|
|
int plat_get_spi_nand_data(struct spinand_device *device)
|
|
{
|
|
zeromem(&device->spi_read_cache_op, sizeof(struct spi_mem_op));
|
|
device->spi_read_cache_op.cmd.opcode = SPI_NAND_OP_READ_FROM_CACHE_4X;
|
|
device->spi_read_cache_op.cmd.buswidth = SPI_MEM_BUSWIDTH_1_LINE;
|
|
device->spi_read_cache_op.addr.nbytes = 2U;
|
|
device->spi_read_cache_op.addr.buswidth = SPI_MEM_BUSWIDTH_1_LINE;
|
|
device->spi_read_cache_op.dummy.nbytes = 1U;
|
|
device->spi_read_cache_op.dummy.buswidth = SPI_MEM_BUSWIDTH_1_LINE;
|
|
device->spi_read_cache_op.data.buswidth = SPI_MEM_BUSWIDTH_4_LINE;
|
|
device->spi_read_cache_op.data.dir = SPI_MEM_DATA_IN;
|
|
|
|
return get_data_from_otp(device->nand_dev, false);
|
|
}
|
|
#endif
|
|
|
|
#if STM32MP_SPI_NOR
|
|
int plat_get_nor_data(struct nor_device *device)
|
|
{
|
|
device->size = SZ_64M;
|
|
|
|
zeromem(&device->read_op, sizeof(struct spi_mem_op));
|
|
device->read_op.cmd.opcode = SPI_NOR_OP_READ_1_1_4;
|
|
device->read_op.cmd.buswidth = SPI_MEM_BUSWIDTH_1_LINE;
|
|
device->read_op.addr.nbytes = 3U;
|
|
device->read_op.addr.buswidth = SPI_MEM_BUSWIDTH_1_LINE;
|
|
device->read_op.dummy.nbytes = 1U;
|
|
device->read_op.dummy.buswidth = SPI_MEM_BUSWIDTH_1_LINE;
|
|
device->read_op.data.buswidth = SPI_MEM_BUSWIDTH_4_LINE;
|
|
device->read_op.data.dir = SPI_MEM_DATA_IN;
|
|
|
|
return 0;
|
|
}
|
|
#endif
|