mirror of
https://github.com/ARM-software/arm-trusted-firmware.git
synced 2025-04-16 09:34:18 +00:00

Added GPT parser support in BL2 for Arm platforms to get the entry address and length of the FIP in the GPT image. Also, increased BL2 maximum size for FVP platform to successfully compile ROM-enabled build with this change. Verified this change using a patch: https://review.trustedfirmware.org/c/ci/tf-a-ci-scripts/+/9654 Change-Id: Ie8026db054966653b739a82d9ba106d283f534d0 Signed-off-by: Manish V Badarkhe <Manish.Badarkhe@arm.com>
260 lines
6.7 KiB
C
260 lines
6.7 KiB
C
/*
|
|
* Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
|
|
*
|
|
* SPDX-License-Identifier: BSD-3-Clause
|
|
*/
|
|
|
|
#include <assert.h>
|
|
#include <string.h>
|
|
|
|
#include <platform_def.h>
|
|
|
|
#include <arch_helpers.h>
|
|
#include <common/bl_common.h>
|
|
#include <common/debug.h>
|
|
#include <common/desc_image_load.h>
|
|
#include <drivers/generic_delay_timer.h>
|
|
#include <drivers/partition/partition.h>
|
|
#include <lib/fconf/fconf.h>
|
|
#include <lib/fconf/fconf_dyn_cfg_getter.h>
|
|
#ifdef SPD_opteed
|
|
#include <lib/optee_utils.h>
|
|
#endif
|
|
#include <lib/utils.h>
|
|
#include <plat/arm/common/plat_arm.h>
|
|
#include <plat/common/platform.h>
|
|
|
|
/* Data structure which holds the extents of the trusted SRAM for BL2 */
|
|
static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
|
|
|
|
/* Base address of fw_config received from BL1 */
|
|
static uintptr_t config_base;
|
|
|
|
/*
|
|
* Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is
|
|
* for `meminfo_t` data structure and fw_configs passed from BL1.
|
|
*/
|
|
CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
|
|
|
|
/* Weak definitions may be overridden in specific ARM standard platform */
|
|
#pragma weak bl2_early_platform_setup2
|
|
#pragma weak bl2_platform_setup
|
|
#pragma weak bl2_plat_arch_setup
|
|
#pragma weak bl2_plat_sec_mem_layout
|
|
#if MEASURED_BOOT
|
|
#pragma weak bl2_plat_get_hash
|
|
#endif
|
|
|
|
#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
|
|
bl2_tzram_layout.total_base, \
|
|
bl2_tzram_layout.total_size, \
|
|
MT_MEMORY | MT_RW | MT_SECURE)
|
|
|
|
|
|
#pragma weak arm_bl2_plat_handle_post_image_load
|
|
|
|
/*******************************************************************************
|
|
* BL1 has passed the extents of the trusted SRAM that should be visible to BL2
|
|
* in x0. This memory layout is sitting at the base of the free trusted SRAM.
|
|
* Copy it to a safe location before its reclaimed by later BL2 functionality.
|
|
******************************************************************************/
|
|
void arm_bl2_early_platform_setup(uintptr_t fw_config,
|
|
struct meminfo *mem_layout)
|
|
{
|
|
/* Initialize the console to provide early debug support */
|
|
arm_console_boot_init();
|
|
|
|
/* Setup the BL2 memory layout */
|
|
bl2_tzram_layout = *mem_layout;
|
|
|
|
config_base = fw_config;
|
|
|
|
/* Initialise the IO layer and register platform IO devices */
|
|
plat_arm_io_setup();
|
|
|
|
/* Load partition table */
|
|
#if ARM_GPT_SUPPORT
|
|
partition_init(GPT_IMAGE_ID);
|
|
#endif /* ARM_GPT_SUPPORT */
|
|
|
|
}
|
|
|
|
void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
|
|
{
|
|
arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
|
|
|
|
generic_delay_timer_init();
|
|
}
|
|
|
|
/*
|
|
* Perform BL2 preload setup. Currently we initialise the dynamic
|
|
* configuration here.
|
|
*/
|
|
void bl2_plat_preload_setup(void)
|
|
{
|
|
arm_bl2_dyn_cfg_init();
|
|
|
|
#if ARM_GPT_SUPPORT
|
|
int result = arm_set_image_source(FIP_IMAGE_ID, "FIP_A");
|
|
|
|
if (result != 0) {
|
|
panic();
|
|
}
|
|
#endif /* ARM_GPT_SUPPORT */
|
|
}
|
|
|
|
/*
|
|
* Perform ARM standard platform setup.
|
|
*/
|
|
void arm_bl2_platform_setup(void)
|
|
{
|
|
/* Initialize the secure environment */
|
|
plat_arm_security_setup();
|
|
|
|
#if defined(PLAT_ARM_MEM_PROT_ADDR)
|
|
arm_nor_psci_do_static_mem_protect();
|
|
#endif
|
|
}
|
|
|
|
void bl2_platform_setup(void)
|
|
{
|
|
arm_bl2_platform_setup();
|
|
}
|
|
|
|
/*******************************************************************************
|
|
* Perform the very early platform specific architectural setup here. At the
|
|
* moment this is only initializes the mmu in a quick and dirty way.
|
|
******************************************************************************/
|
|
void arm_bl2_plat_arch_setup(void)
|
|
{
|
|
#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
|
|
/*
|
|
* Ensure ARM platforms don't use coherent memory in BL2 unless
|
|
* cryptocell integration is enabled.
|
|
*/
|
|
assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
|
|
#endif
|
|
|
|
const mmap_region_t bl_regions[] = {
|
|
MAP_BL2_TOTAL,
|
|
ARM_MAP_BL_RO,
|
|
#if USE_ROMLIB
|
|
ARM_MAP_ROMLIB_CODE,
|
|
ARM_MAP_ROMLIB_DATA,
|
|
#endif
|
|
#if ARM_CRYPTOCELL_INTEG
|
|
ARM_MAP_BL_COHERENT_RAM,
|
|
#endif
|
|
ARM_MAP_BL_CONFIG_REGION,
|
|
{0}
|
|
};
|
|
|
|
setup_page_tables(bl_regions, plat_arm_get_mmap());
|
|
|
|
#ifdef __aarch64__
|
|
enable_mmu_el1(0);
|
|
#else
|
|
enable_mmu_svc_mon(0);
|
|
#endif
|
|
|
|
arm_setup_romlib();
|
|
}
|
|
|
|
void bl2_plat_arch_setup(void)
|
|
{
|
|
const struct dyn_cfg_dtb_info_t *tb_fw_config_info;
|
|
|
|
arm_bl2_plat_arch_setup();
|
|
|
|
/* Fill the properties struct with the info from the config dtb */
|
|
fconf_populate("FW_CONFIG", config_base);
|
|
|
|
/* TB_FW_CONFIG was also loaded by BL1 */
|
|
tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID);
|
|
assert(tb_fw_config_info != NULL);
|
|
|
|
fconf_populate("TB_FW", tb_fw_config_info->config_addr);
|
|
}
|
|
|
|
int arm_bl2_handle_post_image_load(unsigned int image_id)
|
|
{
|
|
int err = 0;
|
|
bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
|
|
#ifdef SPD_opteed
|
|
bl_mem_params_node_t *pager_mem_params = NULL;
|
|
bl_mem_params_node_t *paged_mem_params = NULL;
|
|
#endif
|
|
assert(bl_mem_params != NULL);
|
|
|
|
switch (image_id) {
|
|
#ifdef __aarch64__
|
|
case BL32_IMAGE_ID:
|
|
#ifdef SPD_opteed
|
|
pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
|
|
assert(pager_mem_params);
|
|
|
|
paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
|
|
assert(paged_mem_params);
|
|
|
|
err = parse_optee_header(&bl_mem_params->ep_info,
|
|
&pager_mem_params->image_info,
|
|
&paged_mem_params->image_info);
|
|
if (err != 0) {
|
|
WARN("OPTEE header parse error.\n");
|
|
}
|
|
#endif
|
|
bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
|
|
break;
|
|
#endif
|
|
|
|
case BL33_IMAGE_ID:
|
|
/* BL33 expects to receive the primary CPU MPID (through r0) */
|
|
bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
|
|
bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
|
|
break;
|
|
|
|
#ifdef SCP_BL2_BASE
|
|
case SCP_BL2_IMAGE_ID:
|
|
/* The subsequent handling of SCP_BL2 is platform specific */
|
|
err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
|
|
if (err) {
|
|
WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
|
|
}
|
|
break;
|
|
#endif
|
|
default:
|
|
/* Do nothing in default case */
|
|
break;
|
|
}
|
|
|
|
return err;
|
|
}
|
|
|
|
/*******************************************************************************
|
|
* This function can be used by the platforms to update/use image
|
|
* information for given `image_id`.
|
|
******************************************************************************/
|
|
int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
|
|
{
|
|
#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
|
|
/* For Secure Partitions we don't need post processing */
|
|
if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) &&
|
|
(image_id < MAX_NUMBER_IDS)) {
|
|
return 0;
|
|
}
|
|
#endif
|
|
return arm_bl2_handle_post_image_load(image_id);
|
|
}
|
|
|
|
int bl2_plat_handle_post_image_load(unsigned int image_id)
|
|
{
|
|
return arm_bl2_plat_handle_post_image_load(image_id);
|
|
}
|
|
|
|
#if MEASURED_BOOT
|
|
/* Read TCG_DIGEST_SIZE bytes of BL2 hash data */
|
|
void bl2_plat_get_hash(void *data)
|
|
{
|
|
arm_bl2_get_hash(data);
|
|
}
|
|
#endif
|