/* * Copyright (c) 2021-2025, Arm Limited. All rights reserved. * * SPDX-License-Identifier: BSD-3-Clause */ #include #include #include #include #include #include #include "wa_cve_2022_23960_bhb_vector.S" /* Hardware handled coherency */ #if HW_ASSISTED_COHERENCY == 0 #error "Cortex A720 must be compiled with HW_ASSISTED_COHERENCY enabled" #endif /* 64-bit only core */ #if CTX_INCLUDE_AARCH32_REGS == 1 #error "Cortex A720 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" #endif cpu_reset_prologue cortex_a720 .global check_erratum_cortex_a720_3699561 #if WORKAROUND_CVE_2022_23960 wa_cve_2022_23960_bhb_vector_table CORTEX_A720_BHB_LOOP_COUNT, cortex_a720 #endif /* WORKAROUND_CVE_2022_23960 */ workaround_reset_start cortex_a720, ERRATUM(2792132), ERRATA_A720_2792132 sysreg_bit_set CORTEX_A720_CPUACTLR2_EL1, BIT(26) workaround_reset_end cortex_a720, ERRATUM(2792132) check_erratum_ls cortex_a720, ERRATUM(2792132), CPU_REV(0, 1) workaround_reset_start cortex_a720, ERRATUM(2844092), ERRATA_A720_2844092 sysreg_bit_set CORTEX_A720_CPUACTLR4_EL1, BIT(11) workaround_reset_end cortex_a720, ERRATUM(2844092) check_erratum_ls cortex_a720, ERRATUM(2844092), CPU_REV(0, 1) workaround_reset_start cortex_a720, ERRATUM(2926083), ERRATA_A720_2926083 /* Erratum 2926083 workaround is required only if SPE is enabled */ #if ENABLE_SPE_FOR_NS != 0 /* Check if Static profiling extension is implemented or present. */ mrs x1, id_aa64dfr0_el1 ubfx x0, x1, ID_AA64DFR0_PMS_SHIFT, #4 cbz x0, 1f /* Apply the workaround by setting CPUACTLR_EL1[58:57] = 0b11. */ sysreg_bit_set CORTEX_A720_CPUACTLR_EL1, BIT(57) sysreg_bit_set CORTEX_A720_CPUACTLR_EL1, BIT(58) 1: #endif workaround_reset_end cortex_a720, ERRATUM(2926083) check_erratum_ls cortex_a720, ERRATUM(2926083), CPU_REV(0, 1) workaround_reset_start cortex_a720, ERRATUM(2940794), ERRATA_A720_2940794 sysreg_bit_set CORTEX_A720_CPUACTLR2_EL1, BIT(37) workaround_reset_end cortex_a720, ERRATUM(2940794) check_erratum_ls cortex_a720, ERRATUM(2940794), CPU_REV(0, 1) workaround_reset_start cortex_a720, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 #if IMAGE_BL31 /* * The Cortex A720 generic vectors are overridden to apply errata * mitigation on exception entry from lower ELs. */ override_vector_table wa_cve_vbar_cortex_a720 #endif /* IMAGE_BL31 */ workaround_reset_end cortex_a720, CVE(2022, 23960) check_erratum_chosen cortex_a720, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 add_erratum_entry cortex_a720, ERRATUM(3699561), ERRATA_A720_3699561 check_erratum_ls cortex_a720, ERRATUM(3699561), CPU_REV(0, 2) cpu_reset_func_start cortex_a720 /* Disable speculative loads */ msr SSBS, xzr enable_mpmm cpu_reset_func_end cortex_a720 /* ---------------------------------------------------- * HW will do the cache maintenance while powering down * ---------------------------------------------------- */ func cortex_a720_core_pwr_dwn /* --------------------------------------------------- * Enable CPU power down bit in power control register * --------------------------------------------------- */ sysreg_bit_set CORTEX_A720_CPUPWRCTLR_EL1, CORTEX_A720_CPUPWRCTLR_EL1_CORE_PWRDN_BIT isb ret endfunc cortex_a720_core_pwr_dwn /* --------------------------------------------- * This function provides Cortex A720-specific * register information for crash reporting. * It needs to return with x6 pointing to * a list of register names in ascii and * x8 - x15 having values of registers to be * reported. * --------------------------------------------- */ .section .rodata.cortex_a720_regs, "aS" cortex_a720_regs: /* The ascii list of register names to be reported */ .asciz "cpuectlr_el1", "" func cortex_a720_cpu_reg_dump adr x6, cortex_a720_regs mrs x8, CORTEX_A720_CPUECTLR_EL1 ret endfunc cortex_a720_cpu_reg_dump declare_cpu_ops cortex_a720, CORTEX_A720_MIDR, \ cortex_a720_reset_func, \ cortex_a720_core_pwr_dwn