mirror of
https://github.com/ARM-software/arm-trusted-firmware.git
synced 2025-04-18 18:44:22 +00:00
feat(intel): support QSPI ECC Linux for Agilex
Add QSPI ECC new opcodes for Linux to access to SDM register Change-Id: I548e30340320ae2c2c9d60d20b218ee844516d64 Signed-off-by: Jit Loon Lim <jit.loon.lim@intel.com> Signed-off-by: Sieu Mun Tang <sieu.mun.tang@intel.com>
This commit is contained in:
parent
6cf16b3682
commit
d6ae69c8c6
3 changed files with 34 additions and 19 deletions
|
@ -143,6 +143,18 @@
|
||||||
#define SOCFPGA_SYSMGR_BOOT_SCRATCH_POR_8 0x278
|
#define SOCFPGA_SYSMGR_BOOT_SCRATCH_POR_8 0x278
|
||||||
#define SOCFPGA_SYSMGR_BOOT_SCRATCH_POR_9 0x27C
|
#define SOCFPGA_SYSMGR_BOOT_SCRATCH_POR_9 0x27C
|
||||||
|
|
||||||
|
/* QSPI ECC from SDM register */
|
||||||
|
#define SOCFPGA_ECC_QSPI_CTRL 0x08
|
||||||
|
#define SOCFPGA_ECC_QSPI_ERRINTEN 0x10
|
||||||
|
#define SOCFPGA_ECC_QSPI_ERRINTENS 0x14
|
||||||
|
#define SOCFPGA_ECC_QSPI_ERRINTENR 0x18
|
||||||
|
#define SOCFPGA_ECC_QSPI_INTMODE 0x1C
|
||||||
|
#define SOCFPGA_ECC_QSPI_INTSTAT 0x20
|
||||||
|
#define SOCFPGA_ECC_QSPI_INTTEST 0x24
|
||||||
|
#define SOCFPGA_ECC_QSPI_ECC_ACCCTRL 0x78
|
||||||
|
#define SOCFPGA_ECC_QSPI_ECC_STARTACC 0x7C
|
||||||
|
#define SOCFPGA_ECC_QSPI_ECC_WDCTRL 0x80
|
||||||
|
|
||||||
#define DMA0_STREAM_CTRL_REG 0x10D1217C
|
#define DMA0_STREAM_CTRL_REG 0x10D1217C
|
||||||
#define DMA1_STREAM_CTRL_REG 0x10D12180
|
#define DMA1_STREAM_CTRL_REG 0x10D12180
|
||||||
#define SDM_STREAM_CTRL_REG 0x10D12184
|
#define SDM_STREAM_CTRL_REG 0x10D12184
|
||||||
|
@ -183,6 +195,9 @@
|
||||||
#define RMMUSECSID_REG_VAL BIT(5)
|
#define RMMUSECSID_REG_VAL BIT(5)
|
||||||
|
|
||||||
/* Macros */
|
/* Macros */
|
||||||
|
#define SOCFPGA_ECC_QSPI(_reg) (SOCFPGA_ECC_QSPI_REG_BASE \
|
||||||
|
+ (SOCFPGA_ECC_QSPI_##_reg))
|
||||||
|
|
||||||
#define SOCFPGA_SYSMGR(_reg) (SOCFPGA_SYSMGR_REG_BASE \
|
#define SOCFPGA_SYSMGR(_reg) (SOCFPGA_SYSMGR_REG_BASE \
|
||||||
+ (SOCFPGA_SYSMGR_##_reg))
|
+ (SOCFPGA_SYSMGR_##_reg))
|
||||||
|
|
||||||
|
|
|
@ -12,11 +12,11 @@
|
||||||
#include <platform_def.h>
|
#include <platform_def.h>
|
||||||
|
|
||||||
/* Platform Setting */
|
/* Platform Setting */
|
||||||
#define PLATFORM_MODEL PLAT_SOCFPGA_AGILEX
|
#define PLATFORM_MODEL PLAT_SOCFPGA_AGILEX
|
||||||
#define BOOT_SOURCE BOOT_SOURCE_SDMMC
|
#define BOOT_SOURCE BOOT_SOURCE_SDMMC
|
||||||
#define PLAT_PRIMARY_CPU 0
|
#define PLAT_PRIMARY_CPU 0
|
||||||
#define PLAT_CLUSTER_ID_MPIDR_AFF_SHIFT MPIDR_AFF1_SHIFT
|
#define PLAT_CLUSTER_ID_MPIDR_AFF_SHIFT MPIDR_AFF1_SHIFT
|
||||||
#define PLAT_CPU_ID_MPIDR_AFF_SHIFT MPIDR_AFF0_SHIFT
|
#define PLAT_CPU_ID_MPIDR_AFF_SHIFT MPIDR_AFF0_SHIFT
|
||||||
|
|
||||||
/* FPGA config helpers */
|
/* FPGA config helpers */
|
||||||
#define INTEL_SIP_SMC_FPGA_CONFIG_ADDR 0x400000
|
#define INTEL_SIP_SMC_FPGA_CONFIG_ADDR 0x400000
|
||||||
|
@ -34,6 +34,7 @@
|
||||||
#define SOCFPGA_MEMCTRL_REG_BASE 0xf8011100
|
#define SOCFPGA_MEMCTRL_REG_BASE 0xf8011100
|
||||||
#define SOCFPGA_RSTMGR_REG_BASE 0xffd11000
|
#define SOCFPGA_RSTMGR_REG_BASE 0xffd11000
|
||||||
#define SOCFPGA_SYSMGR_REG_BASE 0xffd12000
|
#define SOCFPGA_SYSMGR_REG_BASE 0xffd12000
|
||||||
|
#define SOCFPGA_ECC_QSPI_REG_BASE 0xffa22000
|
||||||
|
|
||||||
#define SOCFPGA_L4_PER_SCR_REG_BASE 0xffd21000
|
#define SOCFPGA_L4_PER_SCR_REG_BASE 0xffd21000
|
||||||
#define SOCFPGA_L4_SYS_SCR_REG_BASE 0xffd21100
|
#define SOCFPGA_L4_SYS_SCR_REG_BASE 0xffd21100
|
||||||
|
@ -64,17 +65,17 @@
|
||||||
#define DEVICE4_BASE (0x2000000000)
|
#define DEVICE4_BASE (0x2000000000)
|
||||||
#define DEVICE4_SIZE (0x0100000000)
|
#define DEVICE4_SIZE (0x0100000000)
|
||||||
|
|
||||||
#define BL2_BASE (0xffe00000)
|
#define BL2_BASE (0xffe00000)
|
||||||
#define BL2_LIMIT (0xffe2b000)
|
#define BL2_LIMIT (0xffe2b000)
|
||||||
|
|
||||||
#define BL31_BASE (0x1000)
|
#define BL31_BASE (0x1000)
|
||||||
#define BL31_LIMIT (0x81000)
|
#define BL31_LIMIT (0x81000)
|
||||||
|
|
||||||
/*******************************************************************************
|
/*******************************************************************************
|
||||||
* UART related constants
|
* UART related constants
|
||||||
******************************************************************************/
|
******************************************************************************/
|
||||||
#define PLAT_UART0_BASE (0xFFC02000)
|
#define PLAT_UART0_BASE (0xFFC02000)
|
||||||
#define PLAT_UART1_BASE (0xFFC02100)
|
#define PLAT_UART1_BASE (0xFFC02100)
|
||||||
|
|
||||||
/*******************************************************************************
|
/*******************************************************************************
|
||||||
* WDT related constants
|
* WDT related constants
|
||||||
|
@ -84,10 +85,10 @@
|
||||||
/*******************************************************************************
|
/*******************************************************************************
|
||||||
* GIC related constants
|
* GIC related constants
|
||||||
******************************************************************************/
|
******************************************************************************/
|
||||||
#define PLAT_GIC_BASE (0xFFFC0000)
|
#define PLAT_GIC_BASE (0xFFFC0000)
|
||||||
#define PLAT_GICC_BASE (PLAT_GIC_BASE + 0x2000)
|
#define PLAT_GICC_BASE (PLAT_GIC_BASE + 0x2000)
|
||||||
#define PLAT_GICD_BASE (PLAT_GIC_BASE + 0x1000)
|
#define PLAT_GICD_BASE (PLAT_GIC_BASE + 0x1000)
|
||||||
#define PLAT_GICR_BASE 0
|
#define PLAT_GICR_BASE 0
|
||||||
|
|
||||||
#define PLAT_SYS_COUNTER_FREQ_IN_TICKS (get_mpu_periph_clk() * PLAT_HZ_CONVERT_TO_MHZ)
|
#define PLAT_SYS_COUNTER_FREQ_IN_TICKS (get_mpu_periph_clk() * PLAT_HZ_CONVERT_TO_MHZ)
|
||||||
#define PLAT_HZ_CONVERT_TO_MHZ (1000000)
|
#define PLAT_HZ_CONVERT_TO_MHZ (1000000)
|
||||||
|
@ -95,8 +96,8 @@
|
||||||
/*******************************************************************************
|
/*******************************************************************************
|
||||||
* SDMMC related pointer function
|
* SDMMC related pointer function
|
||||||
******************************************************************************/
|
******************************************************************************/
|
||||||
#define SDMMC_READ_BLOCKS mmc_read_blocks
|
#define SDMMC_READ_BLOCKS mmc_read_blocks
|
||||||
#define SDMMC_WRITE_BLOCKS mmc_write_blocks
|
#define SDMMC_WRITE_BLOCKS mmc_write_blocks
|
||||||
|
|
||||||
/*******************************************************************************
|
/*******************************************************************************
|
||||||
* sysmgr.boot_scratch_cold6 & 7 (64bit) are used to indicate L2 reset
|
* sysmgr.boot_scratch_cold6 & 7 (64bit) are used to indicate L2 reset
|
||||||
|
|
|
@ -423,6 +423,7 @@ static int is_out_of_sec_range(uint64_t reg_addr)
|
||||||
case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */
|
case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */
|
||||||
case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */
|
case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */
|
||||||
case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */
|
case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */
|
||||||
|
#endif
|
||||||
case(SOCFPGA_ECC_QSPI(CTRL)): /* ECC_QSPI_CTRL */
|
case(SOCFPGA_ECC_QSPI(CTRL)): /* ECC_QSPI_CTRL */
|
||||||
case(SOCFPGA_ECC_QSPI(ERRINTEN)): /* ECC_QSPI_ERRINTEN */
|
case(SOCFPGA_ECC_QSPI(ERRINTEN)): /* ECC_QSPI_ERRINTEN */
|
||||||
case(SOCFPGA_ECC_QSPI(ERRINTENS)): /* ECC_QSPI_ERRINTENS */
|
case(SOCFPGA_ECC_QSPI(ERRINTENS)): /* ECC_QSPI_ERRINTENS */
|
||||||
|
@ -434,7 +435,7 @@ static int is_out_of_sec_range(uint64_t reg_addr)
|
||||||
case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */
|
case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */
|
||||||
case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */
|
case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */
|
||||||
return 0;
|
return 0;
|
||||||
#endif
|
|
||||||
default:
|
default:
|
||||||
break;
|
break;
|
||||||
}
|
}
|
||||||
|
@ -462,12 +463,10 @@ uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
|
||||||
}
|
}
|
||||||
|
|
||||||
switch (reg_addr) {
|
switch (reg_addr) {
|
||||||
#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
|
|
||||||
case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */
|
case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */
|
||||||
case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */
|
case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */
|
||||||
mmio_write_16(reg_addr, val);
|
mmio_write_16(reg_addr, val);
|
||||||
break;
|
break;
|
||||||
#endif
|
|
||||||
default:
|
default:
|
||||||
mmio_write_32(reg_addr, val);
|
mmio_write_32(reg_addr, val);
|
||||||
break;
|
break;
|
||||||
|
|
Loading…
Add table
Reference in a new issue