diff --git a/fdts/tc.dts b/fdts/tc.dts index 192f407c3..c10b7f801 100644 --- a/fdts/tc.dts +++ b/fdts/tc.dts @@ -1,5 +1,5 @@ /* - * Copyright (c) 2020-2022, Arm Limited. All rights reserved. + * Copyright (c) 2020-2023, Arm Limited. All rights reserved. * * SPDX-License-Identifier: BSD-3-Clause */ @@ -519,6 +519,15 @@ }; }; + /* + * L3 cache in the DSU is the Memory System Component (MSC) + * The MPAM registers are accessed through utility bus in the DSU + */ + msc0 { + compatible = "arm,mpam-msc"; + reg = <0x1 0x00010000 0x0 0x2000>; + }; + ete0 { compatible = "arm,embedded-trace-extension"; cpu = <&CPU0>;