mirror of
https://github.com/ARM-software/arm-trusted-firmware.git
synced 2025-04-22 12:34:19 +00:00
ARMv7: introduce Cortex-A15
Signed-off-by: Etienne Carriere <etienne.carriere@linaro.org>
This commit is contained in:
parent
94f4700017
commit
10922e7ade
2 changed files with 101 additions and 0 deletions
20
include/lib/cpus/aarch32/cortex_a15.h
Normal file
20
include/lib/cpus/aarch32/cortex_a15.h
Normal file
|
@ -0,0 +1,20 @@
|
||||||
|
/*
|
||||||
|
* Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
|
||||||
|
*
|
||||||
|
* SPDX-License-Identifier: BSD-3-Clause
|
||||||
|
*/
|
||||||
|
|
||||||
|
#ifndef __CORTEX_A15_H__
|
||||||
|
#define __CORTEX_A15_H__
|
||||||
|
|
||||||
|
/*******************************************************************************
|
||||||
|
* Cortex-A15 midr with version/revision set to 0
|
||||||
|
******************************************************************************/
|
||||||
|
#define CORTEX_A15_MIDR 0x410FC0F0
|
||||||
|
|
||||||
|
/*******************************************************************************
|
||||||
|
* CPU Auxiliary Control register specific definitions.
|
||||||
|
******************************************************************************/
|
||||||
|
#define CORTEX_A15_ACTLR_SMP_BIT (1 << 6)
|
||||||
|
|
||||||
|
#endif /* __CORTEX_A15_H__ */
|
81
lib/cpus/aarch32/cortex_a15.S
Normal file
81
lib/cpus/aarch32/cortex_a15.S
Normal file
|
@ -0,0 +1,81 @@
|
||||||
|
/*
|
||||||
|
* Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
|
||||||
|
*
|
||||||
|
* SPDX-License-Identifier: BSD-3-Clause
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <arch.h>
|
||||||
|
#include <asm_macros.S>
|
||||||
|
#include <assert_macros.S>
|
||||||
|
#include <cortex_a15.h>
|
||||||
|
#include <cpu_macros.S>
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Cortex-A15 support LPAE and Virtualization Extensions.
|
||||||
|
* Don't care if confiugration uses or not LPAE and VE.
|
||||||
|
* Therefore, where we don't check ARCH_IS_ARMV7_WITH_LPAE/VE
|
||||||
|
*/
|
||||||
|
|
||||||
|
.macro assert_cache_enabled
|
||||||
|
#if ENABLE_ASSERTIONS
|
||||||
|
ldcopr r0, SCTLR
|
||||||
|
tst r0, #SCTLR_C_BIT
|
||||||
|
ASM_ASSERT(eq)
|
||||||
|
#endif
|
||||||
|
.endm
|
||||||
|
|
||||||
|
func cortex_a15_disable_smp
|
||||||
|
ldcopr r0, ACTLR
|
||||||
|
bic r0, #CORTEX_A15_ACTLR_SMP_BIT
|
||||||
|
stcopr r0, ACTLR
|
||||||
|
isb
|
||||||
|
dsb sy
|
||||||
|
bx lr
|
||||||
|
endfunc cortex_a15_disable_smp
|
||||||
|
|
||||||
|
func cortex_a15_enable_smp
|
||||||
|
ldcopr r0, ACTLR
|
||||||
|
orr r0, #CORTEX_A15_ACTLR_SMP_BIT
|
||||||
|
stcopr r0, ACTLR
|
||||||
|
isb
|
||||||
|
bx lr
|
||||||
|
endfunc cortex_a15_enable_smp
|
||||||
|
|
||||||
|
func cortex_a15_reset_func
|
||||||
|
b cortex_a15_enable_smp
|
||||||
|
endfunc cortex_a15_reset_func
|
||||||
|
|
||||||
|
func cortex_a15_core_pwr_dwn
|
||||||
|
push {r12, lr}
|
||||||
|
|
||||||
|
assert_cache_enabled
|
||||||
|
|
||||||
|
/* Flush L1 cache */
|
||||||
|
mov r0, #DC_OP_CISW
|
||||||
|
bl dcsw_op_level1
|
||||||
|
|
||||||
|
/* Exit cluster coherency */
|
||||||
|
pop {r12, lr}
|
||||||
|
b cortex_a15_disable_smp
|
||||||
|
endfunc cortex_a15_core_pwr_dwn
|
||||||
|
|
||||||
|
func cortex_a15_cluster_pwr_dwn
|
||||||
|
push {r12, lr}
|
||||||
|
|
||||||
|
assert_cache_enabled
|
||||||
|
|
||||||
|
/* Flush L1 caches */
|
||||||
|
mov r0, #DC_OP_CISW
|
||||||
|
bl dcsw_op_level1
|
||||||
|
|
||||||
|
bl plat_disable_acp
|
||||||
|
|
||||||
|
/* Exit cluster coherency */
|
||||||
|
pop {r12, lr}
|
||||||
|
b cortex_a15_disable_smp
|
||||||
|
endfunc cortex_a15_cluster_pwr_dwn
|
||||||
|
|
||||||
|
declare_cpu_ops cortex_a15, CORTEX_A15_MIDR, \
|
||||||
|
cortex_a15_reset_func, \
|
||||||
|
cortex_a15_core_pwr_dwn, \
|
||||||
|
cortex_a15_cluster_pwr_dwn
|
Loading…
Add table
Reference in a new issue